Digital Library

cab1

 
Title:      TOWARDS A RUNTIME RECONFIGURABLE NETWORK-ON-CHIP-BASED NETWORK PROCESSOR
Author(s):      Jürgen Foag , Roman Koch
ISBN:      972-99353-8-6
Editors:      João M. P. Cardoso
Year:      2005
Edition:      Single
Keywords:      Network Processor, Autonomic Communication, Runtime Reconfiguration.
Type:      Workshop Paper
First Page:      84
Last Page:      91
Language:      English
Cover:      no-img_eng.gif          
Full Contents:      click to dowload Download
Paper Abstract:      The demand for increasing bandwidth in wide-area networks requires for network devices that offer high throughput rates and low latencies. While current network node equipment is solely focused on a pure throughput-driven approach, future concepts have additionally to consider autonomic communication aspects in terms of self-aware networking and service-aware networking. In order to design such a node device, this paper is focused on the conception of an innovative network processor architecture that copes with the mentioned challenges and emphasizes the capabilities which have to be available. As a first step towards this goal, a reconfigurable network coprocessor is realized as a network-on-chip which fulfills computation-intensive task. First implementation results indicate the quantitative benefit of the device with respect to the constraints given by the paradigm shift towards autonomic communication and autonomic computation.
   

Social Media Links

Search

Login